

# 9.0 Pentium Processor<sup>®</sup> with MMX<sup>™</sup> Technology Electrical Specifications

This section describes the electrical differences between the Pentium processor with MMX technology and the Pentium processor, and the AC and DC specifications of the Pentium processor with MMX technology.

# 9.1 Electrical Characteristics

When creating a Pentium processor with MMX technology design based on an existing Pentium processor design, there are a number of electrical differences that require attention. The following sections highlight key electrical issues pertaining to the Pentium processor with MMX technology power supplies, connection specifications and buffer models.

Note that it is possible to design a single motherboard that supports more than one member of the Pentium processor family. Refer to *Pentium*<sup>®</sup> *Processor Flexible Motherboard Design Guidelines* (order number 243187) for more information and specific implementation examples.

# 9.1.1 Power Supplies

The main electrical difference between the Pentium processor with MMX technology and the Pentium processor is the operating voltage. The Pentium processor with MMX technology requires two separate voltage inputs,  $V_{CC2}$  and  $V_{CC3}$ . The  $V_{CC2}$  pins supply power to the Pentium processor with MMX technology core, while the  $V_{CC3}$  pins supply power to the processor I/O pins.

The Pentium processor, on the other hand, requires a single voltage supply for all  $V_{CC}$  pins. This single supply powers both the core and I/O pins of the Pentium processor.

By connecting all the  $V_{CC2}$  pins together and all the  $V_{CC3}$  pins together on separate power islands, Pentium processor designs can easily be converted to support the Pentium processor with MMX technology. In order to maintain compatibility with Pentium processor-based platforms, the Pentium processor with MMX technology supports the standard 3.3-V specification on its  $V_{CC3}$  pins.

# 9.1.2 Power Supply Sequencing

There is no specific power sequence required for powering up or powering down the separate  $V_{CC2}$  and  $V_{CC3}$  supplies of the Pentium processor with MMX technology. It is recommended that the  $V_{CC2}$  and  $V_{CC3}$  supplies be turned on or off within one second of each other.

# 9.1.3 Connection Specifications

Connection specifications for the power and ground inputs, 3.3-V inputs and outputs, and the NC/INC and unused inputs are discussed in the following sections.



#### 9.1.3.1 Power and Ground

For clean on-chip power distribution, the embedded Pentium processor with MMX technology has 28  $V_{CC3}$  (I/O power), 25  $V_{CC2}$  (core power) and 53  $V_{SS}$  (ground) inputs. Power and ground connections must be made to all external  $V_{CC}$  and  $V_{SS}$  pins of the Pentium processor with MMX technology. On the circuit board, all  $V_{CC3}$  pins must be connected to a 3.3-V  $V_{CC}$  plane. All  $V_{CC3}$  pins must be connected to a  $V_{SS}$  plane.

# 9.1.3.2 V<sub>CC2</sub> and V<sub>CC3</sub> Measurement Specification

The values of  $V_{CC2}$  and  $V_{CC3}$  should be measured at the bottom side of the processor pins using an oscilloscope with a 3 dB bandwidth of at least 20 MHz (100 MS/s digital sampling rate). There should be a short isolation ground lead attached to a processor pin on the bottom side of the board.

The measurement should be taken at the following  $V_{CC}/V_{SS}$  pairs: AN13/AM10, AN21/AM18, AN29/ AM26, AC37/Z36, U37/R36, L37/H36, A25/B28, A17/B20, A7/B10, G1/K2, S1/V2, AC1/Z2. One-half of these pins are  $V_{CC2}$  while the others are  $V_{CC3}$ ; the operating ranges for the  $V_{CC2}$  and  $V_{CC3}$  pins are specified at different voltages. See Table 61 for the specification.

The display should show continuous sampling of the voltage line, at 20 mV/div, and 500 ns/div with the trigger point set to the center point of the range. Slowly move the trigger to the high and low ends of the specification, and verify that excursions beyond these limits are not observed. There are no allowances for crossing the high and low limits of the voltage specification. For more information on measurement techniques, see *Voltage Guidelines for Pentium Processors with MMX*<sup>TM</sup> *Technology* (order number 243186).

## 9.1.3.3 Decoupling Recommendations

Liberal decoupling capacitance should be placed near the Pentium processor with MMX technology. The Pentium processor with MMX technology, when driving its large address and data buses at high frequencies, can cause transient power surges, particularly when driving large capacitive loads.

Low inductance capacitors and interconnects are recommended for best high-frequency electrical performance. Inductance can be reduced by shortening circuit board traces between the Pentium processor with MMX technology and decoupling capacitors as much as possible. These capacitors should be evenly distributed around each component on the power plane. Capacitor values should be chosen to ensure they eliminate both low and high frequency noise components.

For the Pentium processor with MMX technology, the power consumption can transition from a low level of power to a much higher level (or high to low power) very rapidly. A typical example would be entering or exiting the Stop Grant State. Another example would be executing a HALT instruction, causing the Pentium processor with MMX technology to enter the AutoHALT Power Down State, or transitioning from HALT to the Normal State. All of these examples may cause abrupt changes in the power being consumed by the Pentium processor with MMX technology. Note that the AutoHALT Power Down feature is always enabled even when other power management features are not implemented.

Bulk storage capacitors with a low Effective Series Resistance (ESR) in the  $10-\Omega$  to  $100-\Omega$  range are required to maintain a regulated supply voltage during the interval between the time the current load changes and the point that the regulated power supply output can react to the change in load. In order to reduce the ESR, it may be necessary to place several bulk storage capacitors in parallel.

# Pentium<sup>®</sup> Processor with MMX™ Technology



These capacitors should be placed near the Pentium processor with MMX technology on both the  $V_{CC2}$  and  $V_{CC3}$  plane to ensure that the supply voltage stays within specified limits during changes in the supply current during operation.

Detailed decoupling recommendations are provided in *Flexible Motherboard Design Guidelines* (order number 243187).

Note: Reducing available bulk capacitance could degrade long term system reliability.

## 9.1.3.4 3.3-V Inputs and Outputs

The inputs and outputs of the Pentium processor with MMX technology comply with the 3.3-V JEDEC standard levels. Both inputs and outputs are also TTL-compatible, although the inputs cannot tolerate voltage swings above the  $V_{IN3}$  (max) specification.

System support components which use TTL-compatible inputs will interface to the Pentium processor with MMX technology without extra logic. This is because the Pentium processor drives according to the 5-V TTL specification (but not beyond 3.3 V).

For Pentium processor with MMX technology inputs, the voltage must not exceed the 3.3-V  $V_{IN3}$  (max) specification. System support components can consist of 3.3-V devices or open-collector devices. In an open-collector configuration, the external resistor should be biased to  $V_{CC3}$ .

All pins, including the CLK and PICCLK of the Pentium processor with MMX technology, are 3.3 V-tolerant-only. When an 8259A interrupt controller is used, for example, the system must provide level converters between the 8259A and the Pentium processor with MMX technology.

## 9.1.3.5 NC/INC and Unused Inputs

*Important:* All NC and INC pins must remain unconnected.

For reliable operation, always connect unused inputs to an appropriate signal level. Unused active low inputs should be connected to  $V_{CC3}$ . Unused active high inputs should be connected to  $V_{SS}$  (ground).

#### **9.1.3.6 Private Bus**

When two Pentium processors with MMX technology are operating in dual processor mode, a "private bus" exists to arbitrate for the processor bus and maintain local cache coherency. The private bus consists of two pinout changes:

- Five pins are added: PBREQ#, PBGNT#, PHIT#, PHITM#, D/P#.
- Ten output pins become I/O pins: ADS#, D/C#, W/R#, M/IO#, CACHE#, LOCK#, HIT#, HITM#, HLDA, SCYC, BE4#.

The new pins are given AC specifications of valid delays at 0 pF, setup times and hold times. Simulate with these parameters and their respective I/O buffer models to guarantee that proper timings are met.

The AC specification gives input setup and hold times for the ten signals that become I/O pins. These setup and hold times must be met only when a dual processor is present in the system.



#### 9.1.4 Buffer Models

The structure of the buffer models for the Pentium processor with MMX technology and the Pentium processor are identical. Some of the values of the components have changed to reflect the minor manufacturing process and package differences between the processors. The system should see insignificant differences between the AC behavior of the Pentium processor with MMX technology and the Pentium processor.

Simulation of AC timings using the Pentium processor with MMX technology buffer models is recommended to ensure robust system designs. Pay specific attention to the signal quality restrictions imposed by 3.3-V buffers.

# 9.2 Absolute Maximum Ratings

Table 60 provides stress ratings only. Functional operation at the Absolute Maximum Ratings is not implied or guaranteed. Functional operating conditions are given in the AC and DC specification tables.

Extended exposure to the maximum ratings may affect device reliability. Furthermore, although the Pentium processor with MMX technology contains protective circuitry to resist damage from electrostatic discharge, always take precautions to avoid high static voltages or electric fields.

**Table 60. Absolute Maximum Ratings** 

| Symbol           | Parameter                                                       | Min  | Max                                                  | Unit |
|------------------|-----------------------------------------------------------------|------|------------------------------------------------------|------|
|                  | Storage Temperature                                             | -65  | 150                                                  | °C   |
|                  | Case Temperature Under Bias                                     | -65  | 110                                                  | °C   |
| V <sub>CC3</sub> | V <sub>CC3</sub> Supply Voltage with respect to V <sub>SS</sub> | -0.5 | 4.6                                                  | V    |
| V <sub>CC2</sub> | V <sub>CC2</sub> Supply Voltage with respect to V <sub>SS</sub> | -0.5 | 3.7                                                  | V    |
| V <sub>IN3</sub> | 3-V Only Buffer DC Input Voltage                                | -0.5 | $V_{\rm CC3}$ +0.5 (not to exceed $V_{\rm CC3}$ max) | ٧    |

Warning:

Stressing the device beyond the Absolute Maximum Ratings may cause permanent damage. These are stress ratings only. Operation beyond the DC specifications is not recommended or guaranteed and extended exposure beyond the DC specifications may affect device reliability.



# 9.3 DC Specifications

Tables 61 through 64 list the DC specifications for the Pentium processor with MMX technology.

Table 61.  $V_{CC}$  and  $T_{CASE}$  Specifications

| Symbol            | Parameter                | Min   | Nom. | Max | Unit | Notes                                |
|-------------------|--------------------------|-------|------|-----|------|--------------------------------------|
| T <sub>CASE</sub> | Case Temperature         | 0     |      | 70  | °C   |                                      |
| V <sub>CC2</sub>  | V <sub>CC2</sub> Voltage | 2.7   | 2.8  | 2.9 | V    | Range = 2.8 ± 3.57% <sup>†</sup>     |
| V <sub>CC3</sub>  | V <sub>CC3</sub> Voltage | 3.135 | 3.3  | 3.6 | V    | Range = 3.3 –5%, +9.09% <sup>†</sup> |

<sup>†</sup> See "V<sub>CC2</sub> and V<sub>CC3</sub> Measurement Specification" on page 22.

## Table 62. 3.3 V DC Specifications

| Symbol           | Parameter           | Min  | Max                   | Unit | Notes                    |
|------------------|---------------------|------|-----------------------|------|--------------------------|
| V <sub>IL3</sub> | Input Low Voltage   | -0.3 | 0.8                   | V    | TTL Level                |
| V <sub>IH3</sub> | Input High Voltage  | 2.0  | V <sub>CC3</sub> +0.3 | V    | TTL Level (1)            |
| V <sub>OL3</sub> | Output Low Voltage  |      | 0.4                   | V    | TTL Level (2, 3)         |
| V <sub>OH3</sub> | Output High Voltage | 2.4  |                       | V    | TTL Level <sup>(4)</sup> |

#### NOTES

- 1. Parameter measured at nominal  $V_{\text{CC3}}$  which is 3.3 V.
- 2. Parameter measured at -4 mA.
- 3. In dual processing systems, up to a 10 mA load from the second processor may be observed on the PCHK# signal. Based on silicon characterization data, V<sub>OL3</sub> of PCHK# will remain less than 400 mV even with a 10 mA load. PCHK# V<sub>OL3</sub> will increase to approximately 500 mV with a 14 mA load (worst case for a DP system with a 4 mA system load).
- 4. Parameter measured at 3 mA.

## Table 63. ICC Specifications

Measured at  $V_{CC2}$ =2.9 V and  $V_{CC3}$ =3.6 V

| Symbol           | Parameter            | Min | Max          | Unit     | Notes                           |
|------------------|----------------------|-----|--------------|----------|---------------------------------|
| I <sub>CC2</sub> | Power Supply Current |     | 6500<br>5700 | mA<br>mA | 233 MHz<br>200 MHz <sup>†</sup> |
| I <sub>CC3</sub> | Power Supply Current |     | 750<br>650   | mA<br>mA | 233 MHz<br>200 MHz <sup>†</sup> |

<sup>†</sup> This value should be used for power supply design. It was determined using a worst case instruction mix and maximum V<sub>CC</sub>. Power supply transient response and decoupling capacitors must be sufficient to handle the instantaneous current changes occurring during transitions from Stop Clock to full Active modes.



**Table 64. Input and Output Characteristics** 

| Symbol            | Parameter               | Min | Max  | Unit | Notes                                                        |
|-------------------|-------------------------|-----|------|------|--------------------------------------------------------------|
| C <sub>IN</sub>   | Input Capacitance       |     | 15   | pF   | Guaranteed by design                                         |
| Co                | Output Capacitance      |     | 20   | pF   | Guaranteed by design                                         |
| C <sub>I/O</sub>  | I/O Capacitance         |     | 25   | pF   | Guaranteed by design                                         |
| C <sub>CLK</sub>  | CLK Input Capacitance   |     | 15   | pF   | Guaranteed by design                                         |
| C <sub>TIN</sub>  | Test Input Capacitance  |     | 15   | pF   | Guaranteed by design                                         |
| C <sub>TOUT</sub> | Test Output Capacitance |     | 20   | pF   | Guaranteed by design                                         |
| C <sub>TCK</sub>  | Test Clock Capacitance  |     | 15   | pF   | Guaranteed by design                                         |
| I <sub>LI</sub>   | Input Leakage Current   |     | ±15  | μΑ   | $0 < V_{IN} < V_{IL},$<br>$V_{IH} > V_{IN} > V_{CC},$ Note 1 |
| I <sub>LO</sub>   | Output Leakage Current  |     | ±15  | μA   | $0 < V_{IN} < V_{IL},$<br>$V_{IH} > V_{IN} > V_{CC},$ Note 1 |
| I <sub>IH</sub>   | Input Leakage Current   |     | 200  | μΑ   | V <sub>IN</sub> = 2.4 V, Note 2                              |
| I <sub>IL</sub>   | Input Leakage Current   |     | -400 | μA   | V <sub>IN</sub> = 0.4 V, Notes 3, 4                          |

#### NOTES:

- 1. This parameter is for inputs/outputs without an internal pull-up or pull-down.
- 2. This parameter is for inputs with an internal pull-down.
- 3. This parameter is for inputs with an internal pull-up.
- 4. This specification applies to the HITM# pin when it is driven as an input (e.g., in JTAG mode).

# 9.4 AC Specifications

The AC specifications consist of output delays, input setup requirements and input hold requirements. All AC specifications (with the exception of those for the TAP signals and APIC signals) are relative to the rising edge of the CLK input.

All timings are referenced to 1.5 volts for both "0" and "1" logic levels unless otherwise specified. Within the sampling window, a synchronous input must be stable for correct Pentium processor with MMX technology operation.

Each valid delay is specified for a 0 pF load. The system designer should use I/O buffer modeling to account for signal flight time delays.

Each Pentium processor with MMX technology specified to operate within a single bus-to-core ratio and a specific minimum to maximum bus frequency range (corresponding to a minimum to maximum core frequency range). Operation in other bus-to-core ratios or outside the specified operating frequency range is not supported. For example, the 166 MHz Pentium processor with MMX technology does not operate beyond the 66 MHz bus frequency and only supports the 2/5 bus-to-core ratio; it does not support the 1/3, 1/2, or 2/3 bus-to-core ratios. Table 50 summarizes these specifications.



Table 65. AC Specifications (Sheet 1 of 4)

| Symbol           | Parameter                                                                                                 | Min   | Max  | Unit | Figure | Notes                           |
|------------------|-----------------------------------------------------------------------------------------------------------|-------|------|------|--------|---------------------------------|
|                  | Frequency                                                                                                 | 33.33 | 66.6 | MHz  | 36     |                                 |
| t <sub>1a</sub>  | CLK Period                                                                                                | 15.0  | 30.0 | ns   | 36     |                                 |
| t <sub>1b</sub>  | CLK Period Stability                                                                                      |       | ±250 | ps   |        | Adjacent Clocks,<br>Notes 1, 25 |
| t <sub>2</sub>   | CLK High Time                                                                                             | 4.0   |      | ns   | 36     | 2 V, Note 1                     |
| t <sub>3</sub>   | CLK Low Time                                                                                              | 4.0   |      | ns   | 36     | 0.8 V, Note 1                   |
| t <sub>4</sub>   | CLK Fall Time                                                                                             | 0.15  | 1.5  | ns   | 36     | 2.0 V – 0.8 V<br>Notes 1, 5     |
| t <sub>5</sub>   | CLK Rise Time                                                                                             | 0.15  | 1.5  | ns   | 36     | 0.8 V – 2.0 V<br>Notes 1, 5     |
| t <sub>6A</sub>  | PWT, PCD, CACHE# Valid Delay                                                                              | 1.0   | 7.0  | ns   | 37     |                                 |
| t <sub>6b</sub>  | AP Valid Delay                                                                                            | 1.0   | 8.5  | ns   | 37     |                                 |
| t <sub>6c</sub>  | BE7#-BE0#, LOCK# Valid Delay                                                                              | 0.9   | 7.0  | ns   | 37     | 4                               |
| t <sub>6d</sub>  | ADS# Valid Delay                                                                                          | 0.8   | 6.0  | ns   | 37     |                                 |
| t <sub>6e</sub>  | ADSC#, D/C#, W/R#, SCYC,<br>Valid Delay                                                                   | 0.8   | 7.0  | ns   | 37     |                                 |
| t <sub>6f</sub>  | M/IO# Valid Delay                                                                                         | 0.8   | 5.9  | ns   | 37     |                                 |
| t <sub>6g</sub>  | A16-A3 Valid Delay                                                                                        | 0.5   | 6.6  | ns   | 37     |                                 |
| t <sub>6h</sub>  | A31-A17 Valid Delay                                                                                       | 0.6   | 6.6  | ns   | 37     |                                 |
| t <sub>7</sub>   | ADS#, ADSC#, AP, A31-A3,<br>PWT, PCD, BE7#-BE0#, M/IO#,<br>D/C#, W/R#, CACHE#, SCYC,<br>LOCK# Float Delay |       | 10.0 | ns   | 38     | 1                               |
| t <sub>8a</sub>  | APCHK#, IERR#, FERR# Valid<br>Delay                                                                       | 1.0   | 8.3  | ns   | 37     | 4                               |
| t <sub>8b</sub>  | PCHK# Valid Delay                                                                                         | 1.0   | 7.0  | ns   | 37     | 4                               |
| t <sub>9a</sub>  | BREQ Valid Delay                                                                                          | 1.0   | 8.0  | ns   | 37     | 4                               |
| t <sub>9b</sub>  | SMIACT# Valid Delay                                                                                       | 1.0   | 7.3  | ns   | 37     | 4                               |
| t <sub>9c</sub>  | HLDA Valid Delay                                                                                          | 1.0   | 6.8  | ns   | 37     |                                 |
| t <sub>10a</sub> | HIT# Valid Delay                                                                                          | 1.0   | 6.8  | ns   | 37     |                                 |
| t <sub>10b</sub> | HITM# Valid Delay                                                                                         | 0.7   | 6.0  | ns   | 37     |                                 |
| t <sub>11a</sub> | PM1-PM0, BP3-BP0 Valid Delay                                                                              | 1.0   | 10.0 | ns   | 37     |                                 |
| t <sub>11b</sub> | PRDY Valid Delay                                                                                          | 1.0   | 8.0  | ns   | 37     |                                 |
| t <sub>12</sub>  | D63–D0, DP7–DP0 Write Data<br>Valid Delay                                                                 | 1.3   | 7.5  | ns   | 37     |                                 |
| t <sub>13</sub>  | D63–D0, DP3–DP0 Write Data<br>Float Delay                                                                 |       | 10.0 | ns   | 38     | 1                               |
| t <sub>14</sub>  | A31–A5 Setup Time                                                                                         | 6.0   |      | ns   | 39     | 26                              |
| t <sub>15</sub>  | A31–A5 Hold Time                                                                                          | 1.0   |      | ns   | 39     |                                 |
| t <sub>16a</sub> | INV, AP Setup Time                                                                                        | 5.0   |      | ns   | 39     |                                 |
| t <sub>16b</sub> | EADS# Setup Time                                                                                          | 5.0   |      | ns   | 39     |                                 |
| t <sub>17</sub>  | EADS#, INV, AP Hold Time                                                                                  | 1.0   |      | ns   | 39     |                                 |

NOTE: See Table 66 for notes.



Table 65. AC Specifications (Sheet 2 of 4)

| Symbol           | Parameter                                                                           | Min  | Max | Unit | Figure | Notes                          |
|------------------|-------------------------------------------------------------------------------------|------|-----|------|--------|--------------------------------|
| t <sub>18a</sub> | KEN# Setup Time                                                                     | 5.0  |     | ns   | 39     |                                |
| t <sub>18b</sub> | NA#, WB/WT# Setup Time                                                              | 4.5  |     | ns   | 39     |                                |
| t <sub>19</sub>  | KEN#, WB/WT#, NA# Hold Time                                                         | 1.0  |     | ns   | 39     |                                |
| t <sub>20</sub>  | BRDY#, BRDYC# Setup Time                                                            | 5.0  |     | ns   | 39     |                                |
| t <sub>21</sub>  | BRDY#, BRDYC# Hold Time                                                             | 1.0  |     | ns   | 39     |                                |
| t <sub>22</sub>  | AHOLD, BOFF# Setup Time                                                             | 5.5  |     | ns   | 39     |                                |
| t <sub>23</sub>  | AHOLD, BOFF# Hold Time                                                              | 1.0  |     | ns   | 39     |                                |
| t <sub>24a</sub> | BUSCHK#, EWBE#, HOLD<br>Setup Time                                                  | 5.0  |     | ns   | 39     |                                |
| t <sub>24b</sub> | PEN# Setup Time                                                                     | 4.8  |     | ns   | 39     |                                |
| t <sub>25a</sub> | BUSCHK#, EWBE#, PEN# Hold<br>Time                                                   | 1.0  |     | ns   | 39     |                                |
| t <sub>25b</sub> | HOLD Hold Time                                                                      | 1.5  |     | ns   | 39     |                                |
| t <sub>26</sub>  | A20M#, INTR, STPCLK# Setup<br>Time                                                  | 5.0  |     | ns   | 39     | Notes 12, 16                   |
| t <sub>27</sub>  | A20M#, INTR, STPCLK# Hold<br>Time                                                   | 1.0  |     | ns   | 39     | 13                             |
| t <sub>28</sub>  | INIT, FLUSH#, NMI, SMI#,<br>IGNNE# Setup Time                                       | 5.0  |     | ns   | 39     | Notes 12, 16, 17               |
| t <sub>29</sub>  | INIT, FLUSH#, NMI, SMI#,<br>IGNNE# Hold Time                                        | 1.0  |     | ns   | 39     | 13                             |
| t <sub>30</sub>  | INIT, FLUSH#, NMI, SMI#,<br>IGNNE# Pulse Width, Async                               | 2.0  |     | CLK  |        | Notes 15, 17                   |
| t <sub>31</sub>  | R/S# Setup Time                                                                     | 5.0  |     | ns   | 39     | Notes 12, 16, 17               |
| t <sub>32</sub>  | R/S# Hold Time                                                                      | 1.0  |     | ns   | 39     | 13                             |
| t <sub>33</sub>  | R/S# Pulse Width, Async.                                                            | 2.0  |     | CLK  |        | Notes 15, 17                   |
| t <sub>34</sub>  | D0–D63, DP0–7 Read Data<br>Setup Time                                               | 2.8  |     | ns   | 39     |                                |
| t <sub>35</sub>  | D0–D63, DP0–7 Read Data Hold<br>Time                                                | 1.5  |     | ns   | 39     |                                |
| t <sub>36</sub>  | RESET Setup Time                                                                    | 5.0  |     | ns   | 40     | Notes 12, 16                   |
| t <sub>37</sub>  | RESET Hold Time                                                                     | 1.0  |     | ns   | 40     | 13                             |
| t <sub>38</sub>  | RESET Pulse Width, V <sub>cc</sub> & CLK Stable                                     | 15.0 |     | CLK  | 40     | 17                             |
| t <sub>39</sub>  | RESET Active After V <sub>CC</sub> & CLK Stable                                     | 1.0  |     | ms   | 40     | Power up                       |
| t <sub>40</sub>  | Reset Configuration Signals (INIT, FLUSH#) Setup Time                               | 5.0  |     | ns   | 40     | Notes 12, 16, 17               |
| t <sub>41</sub>  | Reset Configuration Signals (INIT, FLUSH#) Hold Time                                | 1.0  |     | ns   | 40     | 13                             |
| t <sub>42a</sub> | Reset Configuration Signals<br>(INIT, FLUSH#) Setup Time,<br>Async.                 | 2.0  |     | CLK  |        | To RESET falling edge, Note 16 |
| t <sub>42b</sub> | Reset Configuration Signals<br>(INIT, FLUSH#, BRDYC#,<br>BUSCHK#) Hold Time, Async. | 2.0  |     | CLK  |        | To RESET falling edge, Note 27 |

NOTE: See Table 66 for notes.



Table 65. AC Specifications (Sheet 3 of 4)

| Symbol           | Parameter                                                        | Min      | Max        | Unit | Figure | Notes                           |
|------------------|------------------------------------------------------------------|----------|------------|------|--------|---------------------------------|
| t <sub>42c</sub> | Reset Configuration Signals (BRDYC#, BUSCHK#) Setup Time, Async. | 3.0      |            | CLK  |        | To RESET falling edge, Note 27  |
| t <sub>43a</sub> | BF0, BF1, CPUTYP Setup Time                                      | 1.0      |            | ms   | 40     | To RESET falling edge, Note 22  |
| t <sub>43b</sub> | BF0, BF1, CPUTYP Hold Time                                       | 2.0      |            | CLK  |        | To RESET falling edge, Note 22  |
| t <sub>43c</sub> | APICEN, BE4# Setup Time                                          | 2.0      |            | CLK  |        | To RESET falling edge           |
| t <sub>43d</sub> | APICEN, BE4# Hold Time                                           | 2.0      |            | CLK  |        | To RESET falling edge           |
| t <sub>44</sub>  | TCK Frequency                                                    |          | 16.0       | MHz  |        |                                 |
| t <sub>45</sub>  | TCK Period                                                       | 62.5     |            | ns   | 36     |                                 |
| t <sub>46</sub>  | TCK High Time                                                    | 25.0     |            | ns   | 36     | 2 V, Note 1                     |
| t <sub>47</sub>  | TCK Low Time                                                     | 25.0     |            | ns   | 36     | 0.8 V Note 1                    |
| t <sub>48</sub>  | TCK Fall Time                                                    |          | 5.0        | ns   | 36     | 2.0 V – 0.8 V, Notes<br>1, 8, 9 |
| t <sub>49</sub>  | TCK Rise Time                                                    |          | 5.0        | ns   | 36     | 0.8 V – 2.0 V, Notes<br>1, 8, 9 |
| t <sub>50</sub>  | TRST# Pulse Width                                                | 40.0     |            | ns   | 42     | Asynchronous,<br>Note 1         |
| t <sub>51</sub>  | TDI, TMS Setup Time                                              | 5.0      |            | ns   | 41     | 7                               |
| t <sub>52</sub>  | TDI, TMS Hold Time                                               | 13.0     |            | ns   | 41     | 7                               |
| t <sub>53</sub>  | TDO Valid Delay                                                  | 2.5      | 20.0       | ns   | 41     | 8                               |
| t <sub>54</sub>  | TDO Float Delay                                                  |          | 25.0       | ns   | 41     | Notes 1, 8                      |
| t <sub>55</sub>  | All Non-Test Outputs Valid Delay                                 | 2.5      | 20.0       | ns   | 41     | Notes 3, 8, 10                  |
| t <sub>56</sub>  | All Non-Test Outputs Float Delay                                 |          | 25.0       | ns   | 41     | Notes 1, 3, 8, 10               |
| t <sub>57</sub>  | All Non-Test Inputs Setup Time                                   | 5.0      |            | ns   | 41     | Notes 3, 7, 10                  |
| t <sub>58</sub>  | All Non-Test Inputs Hold Time                                    | 13.0     |            | ns   | 41     | Notes 3, 7, 10                  |
|                  | API                                                              | C AC Spe | cification | s    |        |                                 |
| t <sub>60a</sub> | PICCLK Frequency                                                 | 2.0      | 16.66      | MHz  | 36     |                                 |
| t <sub>60b</sub> | PICCLK Period                                                    | 60.0     | 500.0      | ns   | 36     |                                 |
| t <sub>60c</sub> | PICCLK High Time                                                 | 15.0     |            | ns   | 36     |                                 |
| t <sub>60d</sub> | PICCLK Low Time                                                  | 15.0     |            | ns   | 36     |                                 |
| t <sub>60e</sub> | PICCLK Rise Time                                                 | 0.15     | 2.5        | ns   | 36     |                                 |
| t <sub>60f</sub> | PICCLK Fall Time                                                 | 0.15     | 2.5        | ns   | 36     |                                 |
| t <sub>60g</sub> | PICD1-PICD0 Setup Time                                           | 3.0      | 1          | ns   | 39     | To PICCLK                       |
| t <sub>60h</sub> | PICD1-PICD0 Hold Time                                            | 2.5      |            | ns   | 39     | To PICCLK                       |
| t <sub>60i</sub> | PICD1-PICD0 Valid Delay (LtoH)                                   | 4.0      | 38.0       | ns   | 37     | From PICCLK,<br>Note 28         |
| t <sub>60j</sub> | PICD1-PICD0 Valid Delay (HtoL)                                   | 4.0      | 22.0       | ns   | 37     | From PICCLK,<br>Note 28         |
| t <sub>80a</sub> | PBREQ#, PBGNT#, PHIT# Flight<br>Time                             | 0.0      | 2.0        | ns   | 37     | Notes 11, 24                    |

NOTE: See Table 66 for notes.



Table 65. AC Specifications (Sheet 4 of 4)

| Symbol           | Parameter                                                   | Min | Max  | Unit | Figure | Notes                               |
|------------------|-------------------------------------------------------------|-----|------|------|--------|-------------------------------------|
| t <sub>80b</sub> | PHITM# Flight Time                                          | 0.0 | 1.8  | ns   | 37     | Notes 11, 24                        |
| t <sub>83a</sub> | A31-A5 Setup Time                                           | 3.7 |      | ns   | 39     | 18                                  |
| t <sub>83b</sub> | D/C#, W/R#, CACHE#, LOCK#,<br>SCYC Setup Time               | 4.0 |      | ns   | 39     | Notes 18, 21                        |
| t <sub>83c</sub> | ADS#, M/IO# Setup Time                                      | 5.8 |      | ns   | 39     | Notes 18, 21                        |
| t <sub>83d</sub> | HIT#, HITM# Setup Time                                      | 6.0 |      | ns   | 39     | Notes 18, 21                        |
| t <sub>83e</sub> | HLDA Setup Time                                             | 6.0 |      | ns   | 39     | Notes 18, 21                        |
| t <sub>84a</sub> | CACHE#, HIT# Hold Time                                      | 1.0 |      | ns   | 39     | Notes 18, 21                        |
| t <sub>84b</sub> | ADS#, D/C#, W/R#, M/IO#,<br>A31-A5, HLDA, SCYC Hold<br>Time | 0.8 |      | ns   | 39     | Notes 18, 21                        |
| t <sub>84c</sub> | LOCK# Hold Time                                             | 0.9 |      | ns   | 39     | Notes 18, 21                        |
| t <sub>84d</sub> | HITM# Hold Time                                             | 0.7 |      | ns   | 39     | Notes 18, 21                        |
| t <sub>85</sub>  | DPEN# Valid Time                                            |     | 10.0 | CLK  |        | Notes 18, 19, 23                    |
| t <sub>86</sub>  | DPEN# Hold Time                                             | 2.0 |      | CLK  |        | Notes 18, 20, 23                    |
| t <sub>87</sub>  | APIC ID (BE3#–BE0#) Setup<br>Time                           | 2.0 |      | CLK  | 40     | To falling Edge of RESET, Note 23   |
| t <sub>88</sub>  | APIC ID (BE3#–BE0#) Hold Time                               | 2.0 |      | CLK  | 40     | From Falling Edge of RESET, Note 23 |
| t <sub>89</sub>  | D/P# Valid Delay                                            | 1.0 | 8.0  | ns   | 37     | Primary Processor<br>Only           |

NOTE: See Table 66 for notes.



#### Table 66. Notes for Table 65

#### NOTES:

Notes 2, 6 and 14 are general and apply to all standard TTL signals used with the Pentium<sup>®</sup> processor family. Each valid delay is specified for a 0 pF load. The system designer should use I/O buffer models to account for signal flight time delays.

- 1. Not 100% tested. Guaranteed by design/characterization.
- 2. TTL input test waveforms are assumed to be 0 to 3 V transitions with 1 V/ns rise and fall times.
- 3. Non-test outputs and inputs are the normal output or input signals (besides TCK, TRST#, TDI, TDO and TMS). These timings correspond to the response of these signals due to boundary scan operations.
- 4. APCHK#, FERR#, HLDA, IERR#, LOCK# and PCHK# are glitch-free outputs. Glitch-free signals monotonically transition without false transitions.
- 5. 0.8 V/ns ≤ CLK input rise/fall time ≤ 8 V/ns.
- 6.  $0.3 \text{ V/ns} \leq \text{input rise/fall time} \leq 5 \text{ V/ns}$ .
- 7. Referenced to TCK rising edge.
- 8. Referenced to TCK falling edge.
- 9. 1 ns can be added to the maximum TCK rise and fall times for every 10 MHz of frequency below 33 MHz.
- 10. During debugging, do not use the boundary scan timings ( $t_{55}$  to  $t_{58}$ ).
- 11. This is a flight time specification, that includes both flight time and clock skew. The flight time is the time from where the unloaded driver crosses 1.5 V (50% of min V<sub>CC</sub>), to where the receiver crosses the 1.5 V level (50% of min V<sub>CC</sub>). See Figure 43. The minimum flight time minus the clock skew must be greater than zero.
- 12. Setup time is required to guarantee recognition on a specific clock. Pentium<sup>®</sup> processor with MMX<sup>™</sup> technology must meet this specification for dual processor operation for the FLUSH# and RESET signals.
- 13. Hold time is required to guarantee recognition on a specific clock. Pentium processor with MMX technology must meet this specification for dual processor operation for the FLUSH# and RESET signals.
- 14. All TTL timings are referenced from 1.5 V.
- 15. To guarantee proper asynchronous recognition, the signal must have been deasserted (inactive) for a minimum of two clocks before being returned active and must meet the minimum pulse width.
- 16. This input may be driven asynchronously. However, when operating two processors in dual processing mode, FLUSH# and RESET must be asserted synchronously to both processors.
- 17. When driven asynchronously, RESET, NMI, FLUSH#, R/S#, INIT and SMI# must be deasserted (inactive) for a minimum of two clocks before being returned active.
- 18. Timings are valid only when dual processor is present.
- 19. Maximum time DPEN# is valid from rising edge of RESET.
- 20. Minimum time DPEN# is valid after falling edge of RESET.
- 21. The D/C#, M/IO#, W/R#, CACHE# and A31-A5 signals are sampled only on the CLK that ADS# is active.
- 22.In order to override the internal defaults and guarantee that the BF1–BF0 inputs remain stable while RESET is active, these pins should be strapped directly to or through a pull-up/pull-down resistor to V<sub>CC3</sub> or ground. Driving these pins with active logic is not recommended unless stability during RESET can be guaranteed. Similarly, CPUTYP should also be strapped directly to or through a pull-up/pull-down resistor to V<sub>CC3</sub> or ground.
  23.RESET is synchronous in dual processing mode. All signals which have a setup or hold time with respect
- 23.RESET is synchronous in dual processing mode. All signals which have a setup or hold time with respect to a falling or rising edge of RESET in UP mode, should be measured with respect to the first processor clock edge in which RESET is sampled either active or inactive in dual processing mode.
- 24. The PHIT# and PHITM# signals operate at the core frequency.
- 25. These signals are measured on the rising edge of adjacent CLKs at 1.5 V. To ensure a 1:1 relationship between the amplitude of the input jitter and the internal and external clocks, the jitter frequency spectrum should not have any power spectrum peaking between 500 kHz and 1/3 of the CLK operating frequency. The amount of jitter present must be accounted for as a component of CLK skew between devices. The internal clock generator requires a constant frequency CLK input to within ±250 ps. Therefore, the CLK input cannot be changed dynamically.
- 26. In dual processing mode, timing t<sub>14</sub> is replaced by t<sub>83a</sub>. Timing t<sub>14</sub> is required for external snooping (e.g., address setup to the CLK in which EADS# is sampled active) in both uniprocessor and dual processor modes.
- 27. BRDYC# and BUSCHK# are used as reset configuration signals to select buffer size.
- 28. This assumes an external pull-up resistor to  $V_{CC}$  and a lumped capacitive load. The pull-up resistor must be between 300  $\Omega$  and 1 K $\Omega$ , the capacitance must be between 20 pF and 120 pF, and the RC product must be between 6 ns and 36 ns. VOL for PICD1–PICD0 is 0.55 V.



Figure 36. Clock Waveform



Figure 37. Valid Delay Timings



Figure 38. Float Delay Timings





Figure 39. Setup and Hold Timings



Figure 40. Reset and Configuration Timings





Figure 41. Test Timings



Figure 42. Test Reset Timings









# Pentium<sup>®</sup> Processor with MMX™ Technology

